The Leading eBooks Store Online 4,272,009 members ⚫ 1,419,367 ebooks

New to eBooks.com?

Learn more

Direct Transistor-Level Layout for Digital Blocks

Direct Transistor-Level Layout for Digital Blocks by Prakash Gopalakrishnan
Buy this eBook
US$ 129.00
(If any tax is payable it will be calculated and shown at checkout.)
Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, increased performance, and low-level device sizing for timing/power are poorly handled in a fixed cell library.
Direct Transistor-Level Layout For Digital Blocks proposes a direct transistor-level layout approach for small blocks of custom digital logic as an alternative that better accommodates demands for device-level flexibility. This approach captures essential shape-level optimizations, yet scales easily to netlists with thousands of devices, and incorporates timing optimization during layout. The key idea is early identification of essential diffusion-merged MOS device groups, and their preservation in an uncommitted geometric form until the very end of detailed placement. Roughly speaking, essential groups are extracted early from the transistor-level netlist, placed globally, optimized locally, and then finally committed each to a specific shape-level form while concurrently optimizing for both density and routability.
The essential flaw in prior efforts is an over-reliance on geometric assumptions from large-scale cell-based layout algorithms. Individual transistors may seem simple, but they do not pack as gates do. Algorithms that ignore these shape-level issues suffer the consequences when thousands of devices are poorly packed. The approach described in this book can pack devices much more densely than a typical cell-based layout.
Direct Transistor-Level Layout For Digital Blocks is a comprehensive reference work on device-level layout optimization, which will be valuable to CAD tool and circuit designers.
Springer US; January 2006
136 pages; ISBN 9781402080630
Read online, or download in secure PDF format
Title: Direct Transistor-Level Layout for Digital Blocks
Author: Prakash Gopalakrishnan; Rob A. Rutenbar
 
  • News
  • Contents
No entry found